首页 | 本学科首页   官方微博 | 高级检索  
     检索      


In-package P/G planes analysis and optimization based on transmission matrix method
Authors:Yin-jun Wang  Cheng Zhuo  Jun-yong Deng  Jin-fang Zhou  Kang-sheng Chen
Institution:Department of Information Science and Electronic Engineering, Zhejiang University, Hangzhou 310027, China
Abstract:Power integrity (PI) has become a limiting factor for the chip's overall performance, and how to place in-package decoupling capacitors to improve a chip's PI performance has become a hot issue. In this paper, we propose an improved transmission matrix method (TMM) for fast decoupling capacitance allocation. An irregular grid partition mechanism is proposed, which helps speed up the impedance computation and complies better with the irregular power/ground (P/G) plane or planes with many vias and decoupling capacitors. Furthermore, we also ameliorate the computation procedure of the impedance matrix whenever decoupling capacitors are inserted or removed at specific ports. With the fast computation of impedance change, in-package decoupling capacitor allocation is done with an efficient change based method in the frequency domain. Experimental results show that our approach can gain about 5× speedup compared with a general TMM, and is efficient in restraining the noise on the P/G plane.
Keywords:Decoupling capacitor  Power/ground (P/G) planes  Simultaneous switching noise (SSN)  Transmission matrix method (TMM)  Irregular partition  Power integrity (PI)
本文献已被 维普 万方数据 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号